headerSearch form

Addressing interconnect challenges for enhanced computing performance

Journal
Science
Date
2024.12.13
Abstract

The advancement in semiconductor technology through the integration of more devices on a chip has reached a point where device scaling alone is no longer an efficient way to improve the device performance. One issue lies in the interconnects connecting the transistors, where the resistivity of metals increases exponentially as their dimensions are scaled down to match those of the transistors. As a result, the total signal processing delay is dominated by the resistance-capacitance (RC) delay from the interconnects, rather than the delay from the transistors’ switching speed. This bottleneck has spurred efforts both in academia and industry to explore alternative materials and disruptive device structures, and we suggest strategies to overcome the RC delay of the interconnects in both material and device aspects.

Reference
Science 386, 1238 (2024)
DOI
http://dx.doi.org/10.1126/science.adk6189